Hi,
I am looking at interfacing a 10bit 40msps ADC to my Logi-Bone and I would like to ask if anyone on here have considered which interfaces on the Logi-Bone to use, if this is electrically possible at this speed ?
There are LVDS ADC devices (which are considerably more expensive) than the standard parallel ADC'c which are widely available but it may be that to use such a device with a Logi, I may need to go down the LVDS route.
I intend to decode a 1Mhz bw RF signal in the FPGA using an
Xilinx Fir IP core and before I draw up a schematic for a PCB design to piggy back on the Logi, I wanted to garner other peoples thoughts and opinions.
Kind regards,
Andy
Comments
this is something we would really like to see happen. 40Msps with a parallel interface could be possible on the LOGI-Bone using the two PMODS (16 bit in total). The camera we are using feeds a 24Mhz clock back to the FPGA, so 40Mhz should be possible (but i never tried). On the LOGI-Bone, the GPMC interface carry a 50Mhz clock on the stacking connector with no problem. Do you have a component reference for a 40Msps parallel ADC ?
We are investigating LVDS for an ADC, and it could work for a single channel at 40Msps. The only problem is that for more than each additional channel you'll need an additional LVDS pair.
Regards,
Jonathan Piat
It'll be great to hear your thoughts, my design will feed the ADC from a logarithmic detector.
Cheers,
Andy.